### LDO

#### **Previous Week:**

The LDO layout was completed.

#### Next:

• Trying to optimize the layout to improve results, especially the load regulation.

# LDO - Layout



71 x 62

## LDO – Results

| Parameter                               | This Work | Schematic |
|-----------------------------------------|-----------|-----------|
| Process                                 | 28nm      | 28nm      |
| Layout Area (mm <sup>2</sup> )          | 0.0044    | N/A       |
| Supply Voltage $V_{DD}$ (V)             | 1.38-3    | 1.2-3     |
| Output Voltage V <sub>OUT</sub> (V)     | 0.9       | 0.9       |
| Load Current I <sub>Load</sub> (mA)     | 55.5      | 55.5      |
| Quiescent Current $I_Q$ ( $\mu$ A)      | 80        | 80        |
| Line Regulation (mV/V)                  | 0.9       | 0.9       |
| Load Regulation (mV/mA)                 | 0.032     | 0.002     |
| Temperature Coefficient (ppm/°C)        | 6.4       | 6.2       |
| PSRR (dB @1kHz)                         | -60.8     | -60.7     |
| Output Noise (nV/\(\sqrt{Hz}\) @100kHz) | 672       | _         |
| Settling Time - Worst Case ( $\mu$ s)   | 0.7       | _         |